

#### Lecture 2

#### Introduction to the RISC-V ISA

Instructor: Azeez Bhavnagarwala

ECE 6913, Spring 2022

**Computer Systems Architecture** 

**NYU Tandon School of Engineering** 

#### **Computer Instructions**

- Words of a Computer's language are called 'Instructions'
  - Add 2 numbers, load data from memory, store data in memory, multiply or divide numbers, shift binary strings, other logic/arithmetic operations..
- Vocabulary is an 'Instruction Set'
- Different computers have different Instruction sets with much in common
  - ARMy7 in most mobile devices
  - Intel x86 instructions in most PCs and Datacenter Server CPUs
- Market evolution dynamics now shaped by cost, energy efficiency and Al applications are demanding different architectures
- Easily the most exciting and opportunity riddled period in the History of Computers

#### What is an Instruction Set Architecture?

- ISA serves as the interface between software and hardware layers of abstraction
- Software that has been written for an ISA can run on different implementations of the same ISA
  - For x86 CPUs used in PCs, Servers etc. sold by Intel or AMD
- Enables binary compatibility of Applications between different CPUs using the same ISA to be easily achieved
- An ISA defines everything a machine language programmer needs to know in order to program a computer.



Layers of Abstraction

#### What purpose does the ISA serve?

- An Instruction Set Architecture (ISA) defines, describes, and specifies how a particular computer processor executes in hardware the intent of the programmer.
- The ISA describes each machine-level instruction and specifies exactly what each instruction does and how it is encoded into bits
- An ISA specification tells Hardware engineers what digital circuits to design to implement a given instruction.
- Software engineers write code (operating systems, compilers, etc.) based on a given ISA specification
- ISA attributes of simplicity, regularity enable higher instruction execution rates, higher energy efficiencies for given workloads enabling product differentiation across a wide spectrum of applications

#### **Legacy ISAs**

- □ There are a number of ISAs in widespread use, for example:
  - x86-64 (AMD, Intel)
  - ARM (ARM Holdings)
  - SPARC (Sun/Oracle)
- Each of these ISAs are proprietary
- Some of the details of the ISA are not made public at all.
- These widely used ISAs have been around for years and their designs carry baggage as a result, e.g., for backward compatibility.
- Since these legacy designs were first created, industry has learned (from mistakes and from emerging market opportunities) more about the design of an ISA.
- Changes in hardware technology also have an impact on which design choices are now optimal.

#### **RISC V Instruction Set**

- A pure Reduced Instruction Set (RISC) architecture execute one instruction per clock cycle
- An open-source ISA many different companies provide hardware implementations of the RISC-V ISA creating an ecosystem in which multiple vendors can compete – without the ISA licensing fees (\$Ms) that limit entry of potential hardware vendors.
- An ISA can serve multiple applications/markets, multiple design constraints from a cheap, reliable 16 bit microcontroller for a dishwasher to a high performance, 64 bit multi-core processor for a server
- □ The RISC V specification is more a 'menu' from which a particular implementation will choose some items, but not others for e.g., the width (32/64/128b) or number (16/32) of registers, length of instructions (32b/16b[optional]), fl. point support, multiply/divide hardware support etc.

### **RISC V Naming Conventions**

- The RISC-V specification is not a single ISA. Instead, it is a collection of ISA options.
- A naming convention is used in which a particular ISA variation is given a coded name telling which ISA options are present and supported.
- A particular hardware (chip) can be described or summarized with such a coded name, indicating which RISC-V features are implemented by the chip

#### **RISC V Naming Conventions**

- Consider the following RISC-V name:
  - RV32IMAFD
- □ The "RV" stands for "RISC-V" all coded names begin with "RV".
- □ The "32" indicates that registers are 32 bits wide. Other options are 64 bits and 128 bits:
  - RV32 32-bit machines
  - RV64 64-bit machines
  - □ RV128 128-bit machines

### **RISC V Naming Conventions**

- The remaining letters have these meanings:
  - □ I Basic integer arithmetic is supported
  - M Multiply and divide are supported in hardware
  - □ A The instructions implementing atomic synchronization are supported
  - □ F Single precision (32 bit) 2loating point is supported
  - □ D Double precision (64 bit) 2loating point is supported
- Each of these is considered to be an "extension" of the base ISA, except for the "I" (basic integer instructions), which is always required.
- □ The letter "G" is used as an abbreviation for "IMAFD":
- RV32G = RV32IMAFD

# **Basic Terminology**

#### Prefix notation

| <u>Prefix</u> |      | <b>Example</b> | <u>Value</u> |                           |                          |
|---------------|------|----------------|--------------|---------------------------|--------------------------|
| Ki            | kibi | KiByte         | $2^{10}$     | 1,024                     | <b>~</b> 10³             |
| Mi            | mebi | MiByte         | $2^{20}$     | 1,048,576                 | <b>~</b> 10 <sup>6</sup> |
| Gi            | gibi | GiByte         | 230          | 1,073,741,824             | ~10 <sup>9</sup>         |
| Ti            | tebi | TiByte         | $2^{40}$     | 1,099,511,627,776         | $\sim 10^{12}$           |
| Pi            | pebi | PiByte         | $2^{50}$     | 1,125,899,906,842,624     | $\sim 10^{15}$           |
| Ei            | exbi | EiByte         | 260          | 1,152,921,504,606,846,976 | <b>~</b> 10¹8            |

| number number<br>of bytes of bit |        | number<br>of bits | example value (in hex)                  |  |  |
|----------------------------------|--------|-------------------|-----------------------------------------|--|--|
| :                                | ====== | ======            | ======================================= |  |  |
| byte                             | 1      | 8                 | A4                                      |  |  |
| halfword                         | 2      | 16                | C4F9                                    |  |  |
| word                             | 4      | 32                | AB12CD34                                |  |  |
| doublewo                         | rd 8   | 64                | 01234567 89ABCDEF                       |  |  |
| quadword                         | 16     | 128               | 4B6D073A 9A145E40 35D0F241 DE849F03     |  |  |

## **Basic Terminology**

Notation to represent a range of bits:

| Example | Meaning Meaning                                      |
|---------|------------------------------------------------------|
| [7:0]   | Bits 0 through 7; e.g., all bits in a byte           |
| [31:0]  | Bits 0 through 31; e.g., all bits in a word          |
| [31:28] | Bits 28 through 31; e.g., the upper 4 bits in a word |
| [1:0]   | Bits 0 through 1; e.g., the least significant 2 bits |

| address  | data     |
|----------|----------|
| (in hex) | (in hex) |
| ======   | ======   |
| 0000000  | 89       |
| 00000001 | AB       |
| 00000002 | CD       |
| 0000003  | EF       |
| 00000004 | 01       |
| 00000005 | 23       |
| 00000006 | 45       |
| 00000007 | 67       |
| • • •    | • • •    |
| FFFFFFC  | ΕO       |
| FFFFFFD  | E1       |
| FFFFFFE  | E2       |
| FFFFFFFF | E3       |

- Basic Organization of data
- "Low" memory refers to smaller memory addresses, which will be shown higher on the page than "high" memory addresses, as in the example on the right lower corner of this slide:
- Hex Table:

| Binary | Hex | Binary | Hex |
|--------|-----|--------|-----|
| 0000   | 0   | 1000   | 8   |
| 0001   | 1   | 1001   | 9   |
| 0010   | 2   | 1010   | A   |
| 0011   | 3   | 1011   | В   |
| 0100   | 4   | 1100   | C   |
| 0101   | 5   | 1101   | D   |
| 0110   | 6   | 1110   | E   |
| 0111   | 7   | 1111   | F   |

#### **Arithmetic Instructions**

- Every computer must perform arithmetic
- RISCV requires exactly 3 operands enables simplicity in the hardware
- Variable number of operands (older CISC ISAs) leads to substantially more complex hardware
- Operands for Arithmetic instructions are restricted must only be from a limited number of special locations: Registers
- Primitives used in hardware design also visible to the programmer

#### **Arithmetic Operations**

- Add and subtract, three operands
  - Two sources and one destination

```
add a, b, c # a gets b + c add a, a, d # b+c+d now in a add a, a, e # a gets b+c+d+e
```

- All arithmetic operations have this form
- It took 3 instructions to sum 4 variables
- Design Principle 1: Simplicity favors regularity
  - Regularity makes implementation simpler
  - Simplicity enables higher performance at lower cost

### **Arithmetic Example**

#### □ C code:

```
f = (g + h) - (i + j);
```

- Translation from c to RISCV performed by compiler
- Compiled MIPS code:

```
add t0, g, h # temp t0 = g + h add t1, i, j # temp t1 = i + j sub f, t0, t1 # f = t0 - t1
```

Comments always terminate on the same line in Assembly

### **Register Operands**

- Arithmetic instructions use register operands
- □ RISCV has a **32 or 64 or 128 × 32-bit register file** 
  - Use for frequently accessed data
  - Numbered 0 to 31
  - 32-bit data called a "word"
- Assembler names
  - □ x5-x7, x28-x31 for temporary values
  - □ x9, x18-x27 for *saved variables*
- Design Principle 2: Smaller is faster
  - c.f. main memory: millions of locations

### **Registers Vs Memory**

- Compilers associate variables with Registers so they can be accessed and operated on within a cycle.
- Array data structures are stored in Memory and can only be accessed to read or write during a cycle
- Registers are <u>faster</u> to access than memory they are much smaller (shorter wires, smaller device capacitances)
- Operating on memory data requires loads and stores
  - More cycles to be executed for a Read/Write
- Compiler must <u>use registers</u> for variables as much as possible complete execution in 1 cycle!
  - Only spill to memory for less frequently used variables
  - Register optimization is important! There are only 32 of them!

#### **RISC V Registers**

- x0: the constant value 0
- x1: return address
- x2: stack pointer
- x3: global pointer
- x4: thread pointer
- $\square$  x5 x7, x28 x31: temporaries
- x8: frame pointer
- $\square$  x9, x18 x27: saved registers
- $\mathbf{x}$   $\mathbf{x}$
- $\square$  x12 x17: function arguments

### **Accessing Memory**

- Instruction must supply the Memory Address
- Memory is a large, single-dimensional Array
- Addresses act as index starting at 0
- For e.g., Address of the third data element is '8'
- Value of Memory [8] is '10'



- Note: ISAs usually use 'Byte addressing' with each Word representing 4 bytes.
- So each word address in memory increments by 4

### **Memory Operands**

- Main memory used for composite data
  - Integer, Floating Point, Character, Boolean, Arrays, Lists etc.
- To apply arithmetic operations
  - Load values from memory into registers
  - Store result from register to memory
- Memory is byte addressed
  - Each address identifies an 8-bit byte
- Words are aligned in memory
  - Double words (64b) must start addresses that are multiples of 8 (RISCV, Intel do not have this restriction)
- RISCV is Little Endian
  - Little Endian: least-significant byte at least address

# Which Byte does an Address identify?

- 8 Bytes contribute to defining a 64b address, but which byte?
- Use the address of the leftmost or "big end" byte as the doubleword address [Big Endian] – Intel... or
- □ The rightmost or "little end" byte [Little Endian] RISCV, ARM
- The order matters only if you access the identical data both as a doubleword and as eight individual bytes

### **Memory Operand Example 1**

C code: (assume 32 bit registers)

```
g = h + A[8];
```

- g in x1, h in x2, base address of A in x3
- Compiled RISCV code:
- Index 8 requires offset of 32
- 4 bytes per word

```
lw x8, 32(x3) # load word add x1, x2, x8

Base Register

Offset in bytes
```

### **Memory Operand Example 2**

C code:

```
A[12] = h + A[8];
```

- h in x2, base address of A in x3
- Compiled RISCV code:
  - Index 8 requires offset of 32

```
lw x8, 32(x3) # load word add x8, x2, x8 sw x8, 48(x3) # store word
```

Offset in bytes

Base Register

### **Immediate Operands**

Constant data specified in an instruction

```
addi x22, x22, 4
```

- □ add the number '4' to register x22 and place result in register x22
- No subtract immediate instruction
  - Just use a negative constant

```
addi x22, x22, -1
```

- Make the common case fast
  - Small constants are common
  - Immediate operand avoids a load instruction

### **Examples**

1. For the following C statement, what is the corresponding RISCV assembly code?

```
f = g + (h - 5); #h in x1, g in x2, f in x3
addi x22, x1, -5
add x3, x2, x22
```

2. For the following RISCV assembly instructions, what is a corresponding C statement?

```
add f, g, h
add f, i, f
f = g + h + i;
```

#### The Constant '0'

- RISCV register x0 is the constant 0
  - Cannot be overwritten
  - Each bit wired to GND in hardware
- Useful for common operations
  - □ E.g., move between registers

### **2s-Complement Signed Integers**

Given an n-bit number

$$x = -x_{n-1}2^{n-1} + x_{n-2}2^{n-2} + \dots + x_12^1 + x_02^0$$

- □ Range:  $-2^{n-1}$  to  $+2^{n-1}-1$
- Example
  - □ 1111 1111 ... 1111 1100<sub>2</sub> =  $-1 \times 2^{31} + 1 \times 2^{30} + ... + 1 \times 2^{2} + 0 \times 2^{1} + 0 \times 2^{0}$ =  $-2,147,483,648 + 2,147,483,644 = -4_{10}$
- Using 64 bits: −9,223,372,036,854,775,808
   to 9,223,372,036,854,775,807

# Negation using 2's complement

- Complement and add 1
  - $\square$  Complement means  $1 \rightarrow 0$ ,  $0 \rightarrow 1$

$$x + \overline{x} = 11111...111_2 = -1$$
  
 $\overline{x} + 1 = -x$ 

□ Example: negate +2

$$\square$$
 +2 = 0000 0000 ... 0010<sub>two</sub>

$$-2 = 1111 \ 1111 \dots \ 1101_{two} + 1$$
  
= 1111 1111 \dots \ 1110\_{two}

# 2's Complement Number "line": N = 5



### **Sign Extension**

- Want to represent the same number using more bits than before?
  - Easy for positive #s (add leading 0's), more
  - complicated for negative #s
  - Sign and magnitude: add 0's after the sign bit
  - One's complement: copy MSB
  - Two's complement: copy MSB
- Examples: 8-bit to 16-bit
  - □ +2: 0000 0010 => 0000 0000 0000 0010
  - □ −2: 1111 1110 => 1111 1111 1111 1110

In RISC-V instruction set

lb: sign-extend loaded byte

Ibu: zero-extend loaded byte

#### **Addresses**

- □ The size of an address in bytes depends on the architecture 32bit or 64-bit
- □ 32 bit architecture has 2<sup>32</sup> possible addresses
- If a machine is byte-addressed, then each of its addresses points to a unique byte
- Word-addresses point to a word
- On a byte-addressed machine, how can we order the bytes of an integer in memory?
  - It depends on it's 'Endianness'

# Little/Big Endian

- □ a **32 bit string** of binary characters **a 'word'**
- 4 bits represent a hex character
- a 'byte' with 8 bits can hold 2 hex characters
- A byte address will point to <u>2 hex characters</u>
- a 32 bit machine will hold <u>8 such hex characters</u> in a memory word address
- abcdef12 corresponds to 8 hex characters (32 bits) as identified in red below. Pairs of these hex characters (in red) correspond to bytes:
- $\Box$  Ox ab cd ef  $12_{16}$  = 10101011 11001101 11101111 00010010<sub>2</sub>
- Virtually all ISAs are byte addressed providing access to chunks of data with granularity

# Little/Big Endian

- Two different conventions for ordering the bytes within the larger object:
- Little Endian byte order puts the byte whose address is 'x...000' at the least significant position of the word. The bytes are numbered:

■ Big Endian byte order puts the byte with the same address as above: 'x...000' at the most significant position in the word. The bytes are numbered:

#### **Little Endian**

- Byte ordering is a problem when exchanging data between computers with a different ordering
- RISC-V like ARM is 'little endian'
- In little endian:
- A byte address in a 32-bit machine points to least significant pair of hex char
- '12' in the above string goes to the lowest byte
- 'ef' goes to the next significant byte
- 'cd' to the next
- 'ab' to the most significant byte in a 32 bit or 4-byte string



## **Big Endian**

- Byte ordering is a problem when exchanging data between computers with a different ordering
- RISC-V like ARM is 'little endian'
- In big endian:
- A byte address in a 32-bit machine points to most significant pair of hex char
- '12' in the above string goes to the highest byte
- 'ef' goes to the next less significant byte
- (cd' to the next
- 'ab' to the least significant byte in a 32 bit or 4-byte string



#### **Endianness Footnotes**

- Endianness only applies to values that occupy multiple bytes
- Endianness refers to storage in memory not number representation
- □ Example: char c = 97
- $\Box$  c == 0b011000001 in both big and little endian

#### **RISC V Instructions**

- 32 bits (4 bytes, 1 word) in length and must be stored at wordaligned memory locations
- Instruction Encoding
- User-Level Instructions
- Arithmetic Instructions (ADD, SUB, ...)
- Logical Instructions (AND, OR, XOR, ...)
- Shifting Instructions (SLL, SRL, SRA, ...)
- Miscellaneous Instructions
- Branch and Jump Instructions
- Load and Store Instructions
- Integer Multiply and Divide
- Compressed Instructions

### **Instruction Formats – register ops**

- Since there are 32 registers, a field with a width of 5 bits is used to encode each register operand within instructions
- The 3 registers in an instruction are symbolically called
  - RegD The destination
  - Reg1 The first operand
  - Reg2 The second operand
- In addition, a number of instructions contain immediate data.
   The immediate data value is always sign-extended to yield a 32-bit value

### **6 RISC V Instruction Formats**

- R-Format: instructions using <u>3 register inputs</u> add, xor, mul arithmetic/logical ops
- □ I-Format: instructions with <u>immediates</u>, loads, addi, lw, jalr, slli
- □ S-Format: <u>store</u> instructions: sw, sb
- □ SB-Format: <u>branch</u> instructions: beq, bge
- □ U-Format: instructions with <u>upper immediates</u> lui, auipc upper immediate is 20-bits
- □ **UJ-Format:** *jump* instructions: jal

### **6 Instruction Formats**

|              | 31         | 27       | 26    | 25     | 24               | 20 | 19 | 15 | 14   | 12   | 11    | 7      | 6    | 0   |
|--------------|------------|----------|-------|--------|------------------|----|----|----|------|------|-------|--------|------|-----|
| R            |            | funct7   |       |        | rs               | 2  | rs | s1 | fun  | ct3  | ro    | 1      | Opco | ode |
| I            |            | im       | m[11: | 0]     |                  |    | rs | s1 | fun  | ct3  | ro    | 1      | Opco | ode |
| S            |            | imm[11:  | 5]    |        | rs               | 2  | rs | s1 | fun  | ct3  | imm[  | 4:0]   | opco | de  |
| SB           | ir         | nm[12 10 | :5]   |        | rs               | 2  | rs | s1 | fun  | ct3  | imm[4 | :1 11] | opco | ode |
| $\mathbf{U}$ | imm[31:12] |          |       | :12]   |                  |    |    | rd |      | opco | de    |        |      |     |
| UJ           |            |          | nm[20 | 0 10:1 | 0 10:1 11 19:12] |    | ro | 1  | opco | ode  |       |        |      |     |

# R-Format Instructions 1/4

Define "fields" of the following number of bits each:

Each field has a name:



- Each field is viewed as its own unsigned int
  - 5-bit fields can represent any number 0-31, while 7-bit fields can represent any number 0-127, etc.

# R-Format Instructions 2/4

31 funct7 rs2 rs1 funct3 rd opcode

- opcode (7): partially specifies operation
  - □ e.g. R-types have opcode = 0b0110011,
  - □ SB (branch) types have opcode = 0b1100011
- funct7+funct3 (10): combined with opcode, these two fields describe what operation to perform
- How many R-format instructions can we encode?
  - With opcode fixed at 0b0110011, just funct varies:
  - $2^7 \times 2^3 = 2^{10} = 1024$

## R-Format Instructions 3/4



- rs1 (5): 1st operand ("source register 1")
- rs2 (5): 2nd operand (second source register)
- rd (5): "destination register" receives the result of computation
- □ Recall: RISCV has 32 registers
  - □ A 5 bit field can represent exactly  $2^5 = 32$  things (interpret as the register numbers x0-x31)

### R-Format Instructions 4/4

#### **Operands:**

□ RegD,Reg1,Reg2

| funct7 | rs2    | rs1    | funct3 | rd     | opcode |
|--------|--------|--------|--------|--------|--------|
| 7 bits | 5 bits | 5 bits | 3 bits | 5 bits | 7 bits |

| funct7  | rs2   | rs1   | funct3 | rd    | opcode  |
|---------|-------|-------|--------|-------|---------|
| 0000000 | 01001 | 10101 | 000    | 01001 | 0110011 |

#### **Example:**

```
\square ADD x9,x21,x9 # x9 = x21+x9
```

#### **Encoding (all R-type):**

XXXX XXX2 2222 1111 1XXX DDDD DXXX XXXX

The opcode is the rightmost 7 bits. We decode the rest of the instruction by looking at the field values. The funct7 and funct3 fields are both zero, indicating the instruction is <u>add</u>. The decimal values for the register operands are 9 for the rs2 field, 21 for rs1, and 9 for rd. These numbers represent registers x9, x21, and x9. Now we can reveal the assembly instruction: add x9,x21,x9

DDDDD = RegD

11111 = Reg1

22222 = Reg2

VVVVV = Immediate value

XXXXX = Op-code / function code

### **Reading from Green Sheet**

add x5 x7 x6

#### OPCODES IN NUMERICAL ORDER BY OPCODE

| OLCODE | O 111 11 01.12 |         |         | . 0. 0. |              |         |             |
|--------|----------------|---------|---------|---------|--------------|---------|-------------|
| MNEMON | IC FMT         | OPCO    | DE I    | FUNCT3  | <b>FUNCT</b> | OR IMM  | HEXADECIMAL |
| sd     | S              | 01000   | )11     | 011     |              |         | 23/3        |
| add    | R              | 01100   | )11     | 000     | 0000000      |         | 33/0/00     |
| sub    | R              | 01100   | )11     | 000     | 0100000      |         | 33/0/20     |
| sll    | R              | 01100   | )11     | 001     | 0000000      |         | 33/1/00     |
| slt    | R              | 01100   | )11     | 010     | 0000000      |         | 33/2/00     |
| •      | 31             |         |         |         |              |         | <b>/0</b>   |
|        | funct7         | rs2     | rs1     | funct3  | rd           | opcod   | <b>e</b>    |
|        | 0              | 7       | 6       | 0       | 5            | 0x33    |             |
|        | 0000 0000      | 0 0111  | 0011 0  | 000     | 0010 1       | 011 001 | 1           |
|        | 0000           | 0000 01 | 11 0011 | 0000    | 0010 101     | 1 0011  |             |
| _      |                |         | ·       |         |              |         |             |

hex representation: 0x 0073 02B3

decimal representation: 7,537,331

Called a Machine Language Instruction:

0000 000 0 0111 0011 0000 0010 1011 0011

### **All R-Format Instructions**

| 0000000 | rs2 | rs1 | 000 | $\operatorname{rd}$ | 0110011 | ADD  |
|---------|-----|-----|-----|---------------------|---------|------|
| 0100000 | rs2 | rs1 | 000 | rd                  | 0110011 | SUB  |
| 0000000 | rs2 | rs1 | 001 | $\operatorname{rd}$ | 0110011 | SLL  |
| 0000000 | rs2 | rs1 | 010 | $\operatorname{rd}$ | 0110011 | SLT  |
| 0000000 | rs2 | rs1 | 011 | rd                  | 0110011 | SLTU |
| 0000000 | rs2 | rs1 | 100 | $\operatorname{rd}$ | 0110011 | XOR  |
| 0000000 | rs2 | rs1 | 101 | rd                  | 0110011 | SRL  |
| 0100000 | rs2 | rs1 | 101 | $^{\mathrm{rd}}$    | 0110011 | SRA  |
| 0000000 | rs2 | rs1 | 110 | rd                  | 0110011 | OR   |
| 0000000 | rs2 | rs1 | 111 | $\operatorname{rd}$ | 0110011 | AND  |
|         |     |     |     |                     |         |      |
|         |     |     |     |                     |         |      |
|         |     |     |     |                     |         |      |

Different encoding in funct7 + funct3 selects different operations

## I-Format Instructions 1/4

- What about instructions with immediates?
  - 5-bit field too small for most immediates
- Ideally, RISCV would have only one instruction format (for simplicity)
  - Unfortunately here we need to compromise
- Define new instruction format that is mostly consistent with R-Format
  - First notice that, if instruction has immediate, then it uses at most 2 registers (1 src, 1 dst)

# I-Format Instructions 2/4

□ Define "fields" of the following number of bits each: 12 + 5 + 3 +



Each field has a name:



 Key Concept: Only imm field is different from R-format: rs2 and funct7 replaced by 12-bit signed immediate, imm[11:0]

# I-Format Instructions 3/4



- opcode (7): uniquely specifies the instruction
- rs1 (5): specifies a source register operand
- rd (5): specifies destination register that receives result of computation
- □ immediate (12): 12 bit number
  - □ All computations done in words, so 12-bit immediate must be extended to 32 bits
  - Always sign-extended to 32-bits before use in an arithmetic operation
  - □ Can represent  $2^{12}$  different immediates imm[11:0] can hold values in range [- $2^{11}$ , + $2^{11}$ )

## I-Format Instructions 4/4

### Operands:

RegD,Reg1,Immed-12

#### Example:

 $\square$  ADDI x9,x9,1 # x9 = x9+1

| immediate | rs1    | funct3 | rd     | opcode |
|-----------|--------|--------|--------|--------|
| 12 bits   | 5 bits | 3 bits | 5 bits | 7 bits |

| immediate | rs1 | funct3 | rd | opcode |
|-----------|-----|--------|----|--------|
| 1         | 9   | 0      | 9  | 19     |

### **Encoding:**

VVVV VVVV VVVV 1111 1XXX DDDD DXXX XXXX

The 12-bit immediate is interpreted as a two's complement value, so it can represent integers from  $-2^{11}$  to  $2^{11}-1$ . When the I-type format is used for load instructions, the immediate represents a byte offset, so the load doubleword instruction can refer to any *doubleword* within a region of  $\pm 2^{11}$  or 2048 bytes ( $\pm 2^{8}$  or 256 doublewords) of the base address in the base register rd

```
DDDDD = RegD

11111 = Reg1

22222 = Reg2

VVVVV = Immediate value

XXXXX = Op-code / function code
```

### **Reading from Green Sheet**

#### OPCODES IN NUMERICAL ORDER BY OPCODE

| MNEMONIC | FMT | OPCODE  | FUNCT3 | FUNCT7 OR | IMM HEXADECIMAL |
|----------|-----|---------|--------|-----------|-----------------|
| fence.   | I   | 0001111 | 001    |           | 0F/1            |
| addi /   | I   | 0010011 | 000    |           | 13/0            |
| slli/    | I   | 0010011 | 001    | 0000000   | 13/1/00         |

31

| imm[11:0]                               | rs1    | func3 | rd     | opcode   |  |  |  |
|-----------------------------------------|--------|-------|--------|----------|--|--|--|
| -50                                     | 1      | 0     | 15     | 0x13     |  |  |  |
| 1111 1100 1110                          | 0000 1 | 000   | 0111 1 | 001 0011 |  |  |  |
| 1111 1100 1110 0000 1000 0111 1001 0011 |        |       |        |          |  |  |  |

hex representation: 0x FCE0 8793

decimal representation: 4,242,573,203

Called a Machine Language Instruction:

1111 1100 1110 0000 1000 0111 1001 0011

### **All RISC V I-Type Arithmetic Instructions**

| imm[11:0                                   | 0]                | rs1                      | 000                      | rd                   | 0010011                                  | ADDI                     |
|--------------------------------------------|-------------------|--------------------------|--------------------------|----------------------|------------------------------------------|--------------------------|
| imm[11:0                                   | 0]                | rs1                      | 010                      | rd                   | 0010011                                  | SLTI                     |
| imm[11:0                                   | 0]                | rs1                      | 011                      | rd                   | 0010011                                  | SLTIU                    |
| imm[11:0                                   | 0]                | rs1                      | 100                      | rd                   | 0010011                                  | XORI                     |
| imm[11:0                                   | 0]                | rs1                      | 110                      | rd                   | 0010011                                  | ORI                      |
| imm[11:0                                   | 0]                | rs1                      | 111                      | rd                   | 0010011                                  | ANDI                     |
| 0000000                                    | shamt             | rs1                      | 001                      | rd                   | 0010011                                  | SLLI                     |
| 0000000                                    | shamt             | rs1                      | 101                      | rd                   | 0010011                                  | SRLI                     |
| <b>©</b> 000000                            | shamt_            | rs1                      | 101                      | rd                   | 0010011                                  | SRAI                     |
| imm[11:0<br>imm[11:0<br>0000000<br>0000000 | 0] 0] shamt shamt | rs1<br>rs1<br>rs1<br>rs1 | 110<br>111<br>001<br>101 | rd<br>rd<br>rd<br>rd | 0010011<br>0010011<br>0010011<br>0010011 | ORI<br>ANI<br>SLL<br>SRI |

One of the higher-order immediate bits is used to distinguish "shift right logical" (SRLI) from "shift right arithmetic" (SRAI) "Shift-by-immediate" instructions only use lower 5 bits of the immediate value for shift amount (can only shift by 0-31 bit positions)

### Question

#### If the number of registers were halved, which statement is true?

- 1. There must be more R-type instructions
- 2. There must be less I-type instructions
- 3. Shift amounts would change to 0-63
- 4. I-type instructions could have 2 more immediate bits

One fewer bit required to decode a register. So, rs1 and rd fields would need to be only 4 bits wide and not 5 bits So, the imm field could have 2 more bits

31

| imm[11:0] | rs1 | func3 | rd | opcode |
|-----------|-----|-------|----|--------|
| 12        | 5   | 3     | 5  | 7      |
| 14        | 4   | 3     | 4  | 7      |

### **Load Instructions are also I-Format**

31

0

| imm[11:0]    | rs1  | func3 | rd  | opcode |
|--------------|------|-------|-----|--------|
| offset[11:0] | base | width | dst | LOAD   |

- The 12-bit signed immediate is added to the base address in register rs1 to form the memory address
  - This is very similar to the add-immediate operation but used to create address, not to create final result
- Value loaded from memory is stored in rd

# **I-Format Load example**

□ lw x14, 8(x2)

31

0

| imm[11:0]      | rs1    | func3 | rd     | opcode   |  |
|----------------|--------|-------|--------|----------|--|
| offset[11:0]   | base   | width | dst    | LOAD     |  |
| 0000 0000 1000 | 0001 0 | 010   | 0111 0 | 000 0011 |  |
| imm = +8       | rs1=x2 | lw    | rd=x14 | LOAD     |  |

### **All I-Format Load Instructions**

| imm[11:0] | rs1 | 000   | rd | 0000011 | LB   |
|-----------|-----|-------|----|---------|------|
| imm[11:0] | rs1 | 001   | rd | 0000011 | LH   |
| imm[11:0] | rs1 | 010   | rd | 0000011 | LW   |
| imm[11:0] | rs1 | 100   | rd | 0000011 | LBU  |
| imm[11:0] | rs1 | 101   | rd | 0000011 | LHU  |
|           |     | 0.0.0 |    |         | 7 ~~ |

funct3 field encodes size and signedness of load data

- LBU is "load unsigned byte"
- □ LH is "load halfword", which loads 16 bits (2 bytes) and sign-extends to fill destination 32-bit register
- □ LHU is "load unsigned halfword", which zero-extends 16 bits to fill destination 32-bit register
- □ There is no LWU in RV32, because there is no sign/zero extension needed when copying 32 bits from a memory location into a 32-bit register

### **S-Format Instructions**

- ullet Store needs to read two registers, rs1 for base memory address, and rs2 for data to be stored, as well as need immediate offset!
- $\Box$  Can't have both rs2 and immediate in same place as other instructions!
- ullet Note: stores don't write a value to the register file, no  ${
  m rd}!$
- □ RISC-V design decision is move low 5 bits of immediate to where rd field was in other instructions keep rs1/rs2 fields in same place
- register names more critical than immediate bits in hardware design



## **S-Format Load example**

 $\square$  sw x14, 8(x2)

**31** 

0

| Imm[11:5]       | rs2     | rs1    | funct3 | Imm[4:0] | opcode  |
|-----------------|---------|--------|--------|----------|---------|
| 00000000        | 01110   | 00010  | 010    | 01000    | 0100011 |
| off[11:5] = $0$ | rs2=x14 | rs1=x2 | SW     | 01000    | 0100011 |

0000000 01000

Combined 12 bit offset = 8

### **All RV32 Store Instructions**

| - 9  |           |     | 1   | - 1 | 1        | T .     |    |
|------|-----------|-----|-----|-----|----------|---------|----|
|      | imm[11:5] | rs2 | rs1 | 000 | imm[4:0] | 0100011 | SB |
|      | imm[11:5] | rs2 | rs1 | 001 | imm[4:0] | 0100011 | SH |
| 5    | imm[11:5] | rs2 | rs1 | 010 | imm[4:0] | 0100011 | SW |
| - 17 |           |     |     |     |          |         |    |

### **S-type instructions**

#### **Operands:**

DDDDD = ReqD



The three RISC-V instruction formats reviewed so far are R, I, and S. The R-type format has two source register operand and one destination register operand. The I-type format replaces one source register operand and the func7 field with a 12-bit immediate field. The S-type format has two source operands and a 12-bit immediate field, but no

11111 = Reg1 destination register field. The S-type immediate field is split into two parts, with bits 11—
22222 = Reg2 5 in the leftmost field and bits 4—0 in the second-rightmost field

VVVVV = Immediate value

XXXXXX = Op-code / function code